Name of Subject : Digital Electronics Semester :  $3^{rd}$ 

Name of faculty : Mohit Kumar Branch : ECE

| week            | Lecture          | Name of Topic                                                                                                   | Experiment                                                                                                                |
|-----------------|------------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|
| 1st             | 1 <sup>st</sup>  | Introduction to Digital Electronics, Distinction between analog and digital signal.                             | Introduction with digital Lab equipments                                                                                  |
|                 | 2 <sup>nd</sup>  | Applications and advantages of digital signals                                                                  |                                                                                                                           |
|                 | 3rd              | Binary, octal and hexadecimal number system: conversion from decimal and hexadecimal to binary and vice-versa.  |                                                                                                                           |
| 2nd             | 4th              | Binary addition and subtraction including binary points. 1's and 2's complement method of addition/subtraction. | Verification and interpretation of<br>truth tables for AND, OR, NOT<br>NAND, NOR and Exclusive OR<br>(EXOR) and Exclusive |
|                 | 5th              | Concept of code, weighted and non-weighted codes, examples of 8421, BCD, excess-3 and Gray code.                | NOR(EXNOR) gates                                                                                                          |
|                 | 6th              | Concept of parity, single and double parity and error detection.                                                |                                                                                                                           |
| 3rd             | 7th              | Concept of negative and positive logic                                                                          | Realisation of logic functions with                                                                                       |
|                 | 8th              | Definition, symbols and truth tables of NOT, AND, OR, NAND, NOR, EXOR Gates,                                    | the help of NAND or NOR gates                                                                                             |
|                 | 9th              | NAND and NOR as universal gates.                                                                                |                                                                                                                           |
| 4 <sup>th</sup> | 10th             | Introduction to TTL and CMOS logic families                                                                     | Practical checking and viva-voce                                                                                          |
|                 | 11th             | Revision                                                                                                        |                                                                                                                           |
|                 | 12 <sup>th</sup> | Logic simplification                                                                                            |                                                                                                                           |
| 5 <sup>th</sup> | 13 <sup>th</sup> | Postulates of Boolean algebra, De Morgan's Theorems.                                                            | To design a half adder using XOR and NAND gates and verification of                                                       |
|                 | 14 <sup>th</sup> | Implementation of Boolean (logic) equation with gates                                                           | its operation                                                                                                             |
|                 | 15th             | Karnaugh map (upto 4 variables) and simple application in developing combinational logic circuits.              |                                                                                                                           |
| 6th             | 16 <sup>th</sup> | Test and assignment                                                                                             | Construction of a full adder circuit                                                                                      |
|                 | 17th             | K-Map Practice                                                                                                  | using XOR and NAND gates and                                                                                              |
|                 | 18 <sup>th</sup> | Half adder, design and implementation.                                                                          | verify its operation                                                                                                      |
| 7 <sup>th</sup> | 19th             | and Full adder circuit , design and implementation and 4 bit adder circuit                                      | Verification of truth table for encoder and decoder ICs, Mux and De-Mux                                                   |
|                 | 20 <sup>th</sup> | Basic functions and block diagram of MUX and DEMUX with different ICs.                                          |                                                                                                                           |
|                 | 21 <sup>st</sup> | Four bit decoder circuits for 7 segment display and decoder/driver ICs.                                         |                                                                                                                           |

| 8th              | 22 <sup>nd</sup> | Basic functions and block diagram of              | Practical checking and viva-voce      |
|------------------|------------------|---------------------------------------------------|---------------------------------------|
| oui              |                  | Encoder                                           | Tractical checking and viva voce      |
|                  | 23 <sup>rd</sup> | Concept and types of latch with their             |                                       |
|                  |                  | working and applications                          |                                       |
|                  | 24 <sup>th</sup> | Difference between a latch and a flip flop        |                                       |
|                  |                  |                                                   |                                       |
| 9th              | 25 <sup>th</sup> | Operation using waveforms and truth tables        | Verification of truth table for       |
|                  |                  | of RS, T, D,                                      | positive edge triggered, negative     |
|                  | 26 <sup>th</sup> | Master/Slave JK flip flops.                       | edge triggered, level triggered IC    |
|                  | 27 <sup>th</sup> | Introduction to Asynchronous and                  | flip-flops (At least one IC each of D |
|                  | .1               | Synchronous counters.                             | latch, D flip-flop, JK flip-flops).   |
| 10th             | 28 <sup>th</sup> | Binary counters                                   | Use of Asynchronous Counter ICs       |
|                  | 29 <sup>th</sup> | Divide by N ripple counters.                      | (7490 or 7493)                        |
|                  | 30 <sup>th</sup> | Decade counter.                                   |                                       |
| 11 <sup>th</sup> | 31 <sup>st</sup> | Ring counter                                      |                                       |
|                  | 32 <sup>nd</sup> | Revision                                          |                                       |
|                  | 33 <sup>rd</sup> | Test and assignment                               |                                       |
| 12th             | 34th             | Introduction and basic concepts including         | To design a 4 bit ring counter and    |
|                  |                  | shift left and shift right. Serial in parallel    | verify its operation.                 |
|                  |                  |                                                   | verify its operation.                 |
|                  |                  | out, serial in serial out,                        |                                       |
|                  | 35 <sup>th</sup> | parallel in serial out, parallel in parallel out. |                                       |
|                  | 36 <sup>th</sup> | Universal shift register                          |                                       |
| 13 <sup>th</sup> | 37 <sup>th</sup> | Working principle of A/D and D/A                  | To design a 4 bit SISO, SIPO, PISO,   |
|                  |                  | converters                                        | PIPO shift registers using JK/D flip  |
|                  |                  | Brief idea about different techniques of          | flops and verification of their       |
|                  |                  | A/D conversion                                    | operation                             |
|                  | 38 <sup>th</sup> | Detail study of Binary Weighted D/A               |                                       |
|                  |                  | converter.                                        |                                       |
|                  | 39 <sup>th</sup> | R/2R ladder D/A converter                         |                                       |
| 14 <sup>th</sup> | 40 <sup>th</sup> | Stair step Ramp A/D converter, Dual Slope         | Viva                                  |
|                  | 40               | A/D converter                                     | Viva                                  |
|                  | 4.1 St           |                                                   |                                       |
|                  | 41 <sup>st</sup> | Successive Approximation A/D Converter            |                                       |
|                  | 1                | Applications of A/D and D/A converter.            |                                       |
|                  | 42 <sup>nd</sup> | Memory organization,.                             |                                       |
| 15th             | 43 <sup>rd</sup> | classification of semiconductor emories           | Viva                                  |
|                  |                  | (RAM, ROM, PROM, EPROM,                           |                                       |
|                  | th               | EEPROM), static and dynamic RAM,                  |                                       |
|                  | 44 <sup>th</sup> | Introduction to 74181 ALU IC                      |                                       |
|                  | 45 <sup>th</sup> | Test and assignment                               |                                       |